

# WestminsterResearch

http://www.westminster.ac.uk/westminsterresearch

Low-Cost On-Chip Clock Jitter Measurement Scheme Omana, M., Rossi, D., Giaffreda, D., Metra, C., Mak, T.M., Rahman, A. and Tam, S.

This is a copy of the author's accepted version of a paper subsequently published in *IEEE Transactions on Very Large Scale Integration (VLSI) Systems,* 23 (3), pp. 435-443.

It is available online at:

# https://dx.doi.org/10.1109/TVLSI.2014.2312431

© 2015 IEEE . Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.

The WestminsterResearch online digital archive at the University of Westminster aims to make the research output of the University available to a wider audience. Copyright and Moral Rights remain with the authors and/or copyright owners.

Whilst further distribution of specific materials from within this archive is forbidden, you may freely distribute the URL of WestminsterResearch: ((http://westminsterresearch.wmin.ac.uk/).

In case of abuse or copyright appearing without permission e-mail repository@westminster.ac.uk

# Low-Cost On-Chip Clock Jitter Measurement Scheme

Martin Omaña, Daniele Rossi, Daniele Giaffreda, Cecilia Metra, TM Mak, Asifur Rahman and Simon Tam

Abstract- In this paper we present a low cost, on-chip clock jitter digital measurement scheme for high performance microprocessors. It enables in-situ jitter measurement during the test or debug phase. It provides very high measurement resolution and accuracy, despite the possible presence of power supply noise (representing a major source of clock jitter), at low area and power costs. The achieved resolution is scalable with technology node and can in principle be increased as much as desired, at low additional costs in terms of area overhead and power consumption. We show that, for the case of high performance microprocessors employing Ring Oscillators (ROs) to measure process parameter variations, our jitter measurement scheme can be implemented by re-using part of such ROs, thus allowing to measure clock jitter with very limited cost increase compared to process parameter variation measurement only, and with no impact on parameter variation measurement resolution.

*Index Terms*— high performance microprocessor, clock jitter, jitter measurement

## I. INTRODUCTION

CLOCK is one of the most critical signal in any synchronous system, which has to be distributed throughout the chip by means of a complex network [1]. With the scaling of technology and increase in clock frequency, it is becoming increasingly difficult to guarantee the correctness of clock signals, due to the increasing likelihood of manufacturing defects, clock jitter, duty cycle distortion, Process Parameter Variations (PPV) and Power Supply Noise (PSN) [2, 3, 4].

Jitter affecting clock signal produces uncertainties in its period and rising/falling edges, thus forcing designers to either increase the time margins, or face the possibility of operating malfunctions. For high performance microprocessors, the adoption of minimum time margin is desirable, so that on-chip jitter measurement should be performed during the test or debug phase to validate the design and manufacturing assumptions for the clock. PSN modulating the delay of the clock signal is currently recognized as one of the main causes of clock jitter [4]. It is expected to increase with technology scaling, due to the increasing complexity and integration

M. Omaña, D. Rossi, D. Giaffreda and C. Metra are with the University of Bologna, 40136, Bologna, Italy (e-mail: martin.omana@unibo.it; d.rossi@unibo.it; daniele.giaffreda2@unibo.it; cecilia.metra@unibo.it).

TM. Mak was with Intel Corporation, Santa Clara, CA 95054 USA. He is now with GlobalFoundries, Sunnyvale, CA 94085 USA (e-mail: TM.Mak@globalfoundries.com).

A. Raman is with Intel Corporation, Portland, OR, (email: asifur.rahman@intel.com).

S. Tam was with Intel Corporation, Santa Clara, CA 95054 USA (e-mail: simon.tam@ieee.org).

density, resulting in high switching activities [4, 5, 6].

Together with clock jitter, also PPV occurring during fabrication are increasingly likely and significant with technology scaling. They may induce either performance degradation, or operating malfunctions [7]. Therefore, also PPV mandate on-die measurement during the test and debug phase to validate design and process, possibly drive speedbinning, and eventually dictate design process improvements.

Moreover, if PPV affect the buffers of the clock distribution network, they can cause clock skew [8, 9, 10]. Deskew buffers can be employed to compensate for PPV produced effect [8], but their application is typically still limited to some portions of the whole clock distribution network only (e.g., global distribution), due to cost limitations.

Several measurement schemes have been proposed for clock jitter [4-7, 11-15] and PPV [7, 16, 17]. The use of ring oscillators (ROs) for PPV measurement is widely assessed and adopted. Instead, schemes for clock jitter measurement are not as well established yet, mainly because of limits in their measurement resolution and accuracy [15].

In [14, 15], jitter measurement schemes based on Vernier Delay Lines (VDL) have been proposed. They employ an additional Delay-Locked Loop to calibrate the delay of the elements within the VDL against process, temperature and voltage variations. Although these techniques provide a high measurement resolution, they imply a considerable area overhead.

In [13], a circuit based on a NOT chain delay line has been proposed. A counter at the output of each NOT counts the number of CK rising/falling edges propagating to each NOT output within a given time interval. The result is then compared to that expected for a jitter-free CK in order to derive jitter measurement. It features resolution equal to a NOT delay, and requires a considerable area overhead.

Finally, a circuit consisting of latches and NOT chains has been presented in [4]. It is based on a delay line and sampling latches forming an edge-capture circuit. At each clock cycle, the widths of the high and low clock phases are evaluated to derive the clock jitter. It features a measurement resolution equal to an inverter delay, which can be calibrated to compensate the effects of PSN and PPV on the provided measurement. However, the required area overhead and power consumption are not negligible.

Based on the limitations of the approaches proposed so far to achieve high jitter measurement resolution and accuracy at limited costs, in this paper we present a new on-chip digital measurement scheme, whose basic structure has been introduced in [18]. It allows to measure clock jitter with high and scalable resolution at limited costs, and with high accuracy despite the presence of PSN. The provided measurement resolution can be higher than a min sized NOT delay, and can in principle be increased as much as desired, with low additional area and power consumption.

The proposed approach is based on a scheme similar to [4], with the following main differences: 1) the implementation of the sampling elements (transfer gates rather than latches); 2) the usage of multiple out-of-phase delay lines in our scheme to increase resolution; 3) the proposal of a sampling strategy to avoid the impact of PSN on jitter measurement.

Compared to [4], our scheme allows a 40% reduction in both area overhead and power consumption. Instead, compared to the approaches in [14, 15], our scheme requires a considerably lower area overhead, while featuring the same measurement resolution.

Then, as introduced in [19], we show that, for high performance microprocessors, the area required by our measurement scheme can be further reduced by re-using and properly modifying part of the ROs often employed for PPV measurement. Our scheme can be set in either the PPV measurement mode, or the clock jitter measurement mode, by acting on an external control signal. The effectiveness of our approach has been verified by means of electrical level simulations, performed considering a PSN up to the 50% of the nominal power supply voltage.

The rest of the paper is organized as follows. In Section II, we present some basics on clock jitter. In Section III, we introduce our proposed jitter measurement scheme, while in Section IV, we report some of the results of the electrical level simulations that we have performed to verify its correct behavior. We show two possible implementations of our jitter measurement scheme, one of which re-uses the ROs that are usually adopted in high performance microprocessors for PPV measurement. In Section V, we evaluate the costs of our scheme and we compare them to those of alternative approaches recently proposed. Finally, we give some conclusive remarks in Section VI.

#### **II. JITTER AFFECTING CLOCK SIGNALS**

Jitter is the deviation of a signal timing event from its ideal position [20], causing displacements of clock transition times. These displacements are categorized as either deterministic, random, or both. We refer to the following jitter definitions [21]: 1) *timing jitter*, which is the time difference between the actual and ideal signal transition; 2) *period jitter*, which is the time variation of the signal period from its average value; 3) *cycle-to-cycle jitter*, which is the variation in the period of a signal within two following periods. It has been shown that these jitter definitions are mathematically related to each other [21], therefore, in the reminder of this paper, we will consider the *period jitter* only.

Let us first consider the jitter-free clock signal (denoted by CK) with 50% duty-cycle. It can be described by (1).

$$CK(t) = \begin{cases} 1 & 0 \le t < \frac{T_{CK}}{2} \\ 0 & \frac{T_{CK}}{2} \le t < T_{CK} \end{cases}$$
(1)

In the jitter-free case, the *CK* high and low phase durations  $(D_{CK-H} \text{ and } D_{CK-L} \text{ in Fig. 1(b)})$  are equal to  $T_{CK}/2$ . The presence of jitter deviating the *CK* edge by a time  $\pm J$  changes the *CK* high phase duration to:  $D_{CK-H} = T_{CK}/2 \pm J$ .

A strategy to measure clock jitter consists in measuring the duration of its high and/or low phases over time, and comparing them to their expected duration in the jitter-free case. This is a well assessed and widely adopted approach (employed also in [4]), that we have also considered for our proposed scheme.

#### III. PROPOSED JITTER MEASUREMENT SCHEME

As anticipated above, we measure the duration of clock high and/or low phase(s) over time, and compare the obtained results to those expected for the case of jitter-free clock. For the sake of brevity, we here present the scheme for the clock high phase measurement only, which can be easily extended to measure both clock phases.

# A. Scheme with Resolution equal to a NOT Delay

The basic block structure of our proposed scheme is shown in Fig. 1(a). The NOT Chain implements a delay line delaying the input clock signal (*CK*), whose jitter has to be measured, by a given amount of time. The outputs of the NOT gates are sampled by the measurement sample block MS, when the control block CB gives VM=1. The output stage OS produces the measurement encoded by a thermometer code. By making  $R_S=1$ , CB resets the measurement after a time long enough to allow the system to read it.

Denoting the delay of each NOT in the chain by  $\tau$ , the total chain delay is  $N\tau$ . The integer N is such that the total delay covers the whole period  $T_{CK}$  of the CK under jitter-free conditions. Therefore, it is:  $N = [T_{CK}/\tau]$ . Considering the clock signal CK(t) in 1, and denoting its complemented signal by CK'(t), the signals  $p_s$  and  $p_i$  (*i*=1..N) can be represented as:

$$p_{S}(t) = CK'(t-\tau), \quad p_{i}(t) = \begin{cases} CK(t-(i+1)\tau), & i \ odd \\ CK'(t-(i+1)\tau), & i \ even \end{cases}$$
(2)



Fig. 1. (a) Basic block structure of our scheme; (b) schematic representation of the propagation of the CK falling (left) and rising (right) edges within the NOT chain.

The logic values simultaneously present at the outputs of each NOT of the chain after a CK falling and rising edge are reported in Fig. 1(b). Each row represents the snap-shot at one specific time instant. The CK switches at time  $t_1$  and its falling (rising) edge propagates through the chain. The position within the chain of the CK falling (rising) edge is identified by two successive 0s, or two successive 1s, whose location moves progressively to the right. The duration of the CK high phase is given by the number of NOTs within the chain that the CK rising edge has to pass through, before the CK falling edge arrives to the chain input.

In order to account for the effects of PSN, we have considered the realistic model in [22, 23]. It includes also the presence of coupling capacitors, usually employed within the power distribution network (PDN) to reduce the current return paths, thus reducing PSN. However, as shown in [22], even if decoupling capacitors are implemented, the spikes of power supply cannot be smoothed completely.

It is worth noticing that the PDN characteristic impedance seen from different locations inside the PSN topology may exhibit significant differences [24]. Depending also on the operating frequency, the package inductance or the decoupling capacitance might prevail. Particularly, when decoupling capacitors are employed (either at on-chip level, or both at onchip and on-board level), the supply voltage waveform presents a first triangular peak that is considerably higher than the secondary peaks [25]. Therefore, for evaluation purpose, we have realistically modeled the PSN as a train of narrow triangular pulses [22], whose width depends on the number of switching gates at a single clock period. Moreover, since the pulse width is always very small, the PSN can be modeled as an impulse train with a uniformly-distributed random shift in  $[0, t_r]$ , where  $t_r$  is the rise-time of the clock signal [22]. In our scheme, in order to reduce the effects of PSN on jitter measurement, MS samples the values present on signals  $p_i$ (i=1..N) when the CK falling edge arrives at the input of the second NOT of the chain  $(p_s)$ , rather than at the input of the first NOT. This allows the PSN to vanish before sampling. The sampling instant is identified by the condition  $p_S = p_I = 1$ .

PSN may also influence the delay of some NOT gates while the clock edge travels through the delay line. By means of electrical level simulations, we have verified that only the NOT propagating the *CK* edge when the PSN occurs is impacted, while the sampling circuitry is not. The variation in the delay of the NOT propagating the *CK* edge determines the impact of PSN on measurement accuracy. We have determined the highest variation in NOT delay (worst case), occurring when the PSN is simultaneous to the transition of the NOT propagating the CK edge. It impacts the jitter measurement accuracy of our scheme by only 6.1%. Consequently, we have considered a constant delay  $\tau$  of the NOTs in the mathematical model of our scheme behavior.

The useful bits representing the jitter measurement start from the output of the second NOT of the chain, denoted by  $p_1$ . The output  $p_s$ , together with its associated signal *outs* is used by the control block CB to determine the sampling instant. Our scheme samples the outputs of the NOT chain at a time instant denoted by  $t_S$ , after the CK rising edge. It is:

$$t_s = D_{CK-H} + \tau = T_{CK}/2 \pm J + \tau.$$
(3)

At time  $t_s$ , CB asserts VM, and the values on signals  $p_s$  and  $p_i$  (i=1..N) are sampled by MS and provided as outputs on  $out_s$  and  $out_i$  (i=1..N), respectively. We determine the logic values sampled on each  $out_i$  by making  $t=t_s$  in (2). We obtain:

$$out_{i} = p_{i}(t_{S}) = \begin{cases} CK\left(\frac{T_{CK}}{2} \pm J - i\tau\right), \ i \ odd\\ CK'\left(\frac{T_{CK}}{2} \pm J - i\tau\right), \ i \ even \end{cases}$$
(4)

After sampling, the OS block (Fig. 1(a)) complements signals  $out_i$  with *i* odd, so that it is:

$$o_{Ri} = \begin{cases} out'_i, & i \ odd \\ out_i, & i \ even \end{cases} \quad (i = 1..N)$$
(5)

Then, by combining (4) and (5), we obtain:

$$o_{Ri} = CK' \left(\frac{T_{CK}}{2} \pm J - i\tau\right) \quad (i = 1..N)$$
(6)

The word on  $o_{Ri}$  (*i*=1..*N*) is encoded by the thermometer code, as shown in Fig. 2. It consists of a number of 0s equal to  $i_0$ , followed by (*N*-  $i_0$ ) 1s, so that:

$$o_{Ri} = \begin{cases} 0, & if \ 1 \le i \le i_0 \\ 1, & if \ i_0 \le i \le N \end{cases}$$
(7)

According to (6),  $o_{Ri} = 0$  ( $\forall i \le i_0$ ) if the argument of *CK*' is greater than or equal to 0. Thus, we can simply obtain the value of  $i_0$  by equating the argument of *CK*' in (6) to 0, that is:  $T_{CK}/2 \pm J - i\tau = 0$ , for  $i = i_0$ . Consequently, it is:

$$i_0 = \frac{1}{\tau} \left( \frac{T_{CK}}{2} \pm J \right). \tag{8}$$

The *resolution* (*Res*) of our scheme is given by the minimum variation in the *CK* high phase duration resulting in one more 0 (1) at the outputs  $o_{Ri}$ . The *Res* value can be determined as the difference between the arguments of  $o_{Ri}$  and  $o_{R(i+1)}$ , when it is  $o_{Ri}=0$  and  $o_{R(i+1)}=1$ . Therefore:

$$Res = \left(\frac{T_{CK}}{2} \pm J - i\tau\right) - \left(\frac{T_{CK}}{2} \pm J - (i+1)\tau\right) = \tau$$
(9)

As expected, the resolution is equal to the NOT delay  $\tau$ .

The thermometer encoding produced by our scheme allows to easily derive the clock jitter measurement. The encoded word  $o_{Ri}$  (*i*=1..*N*) can be compared with that expected in the case of jitter-free *CK* through *N* parallel XORs. The comparison results in an N-bit vector with a number of 1s equal to the difference between the number of 0s in the produced encoded word and in the expected one. The number of 1s can be counted, and jitter measurement can be obtained by multiplying it by the scheme resolution. After a time long enough to allow the system to read the performed measure, the scheme can be reset by asserting  $R_s$ , thus making it ready for a following measurement. We assume signal *Rs* is activated every other *CK* cycle. We use a periodic signal *GR* with half



Fig. 2. Word produced by our scheme at the outputs of OS.

the *CK* frequency to generate the  $R_s$  pulse upon its rising edge. The timing of these signals are shown in Fig. 3.

### B. Scheme with Resolution of Half NOT Delay

To obtain a resolution higher than a NOT delay ( $\tau$ ), we replace the basic block scheme in Fig. 1(a) with that in Fig. 4(a), employing two NOT chains, rather than one. NOT chain 1 consists of NOTs each with a delay equal to  $\tau$ . Instead, in NOT chain 2, the first NOT has a delay equal to  $(1+l_2)\tau$ , while all other NOTs have a delay equal to  $\tau$ . This way, the outputs of the corresponding NOTs of the two chains have a  $\tau/2$  phase difference. The timings of the signals *VM* and *R*<sub>S</sub> of our scheme in Fig. 4(a) are the same as shown in Fig. 3.

Considering the signal CK(t) in (1), we represent signals  $p_s$  and  $p_{ji}$  (*i*=1..*N*; *j*=1,2) as a function of time as follows:

$$p_S = CK (t - t)$$

 $m = CV'(t = \tau)$ 

$$p_{1i}(t) = \begin{cases} CK(t - (i + 1)\tau), & i \ odd \\ CK'(t - (i + 1)\tau), & i \ even \end{cases} (i = 1..N)$$
(10)

$$p_{2i}(t) = \begin{cases} CK'\left(t - \left(i + \frac{1}{2}\right)\tau\right), & i \text{ odd} \\ CK\left(t - \left(i + \frac{1}{2}\right)\tau\right), & i \text{ even} \end{cases}$$
(11)

As described before, to achieve low sensitivity to PSN, the values at the outputs of the NOT chains are sampled by MS at time  $t_S = T_{CK}/2 \pm J + \tau$ . This occurs when the *CK* falling edge arrives at the input  $p_S$  of the second NOT of chain 1 (i.e., when  $p_S=p_{12}=1$ ). MS receives the signal  $p_S$  together with the 2N signals  $p_{ji}$  (i=1..N; j=1,2) from the NOT chains, and it outputs the signal *out*<sub>S</sub> (the sampled value of  $p_S$ ), together with the signals *out*<sub>m</sub> (m=1..2N). These latter signals are the sampled value of  $p_{21}$ ,  $p_{11}$ ,  $p_{22}$ ,  $p_{12}$ ,  $p_{23}$ , and so on, which represent the jitter measure. At the sampling instant  $t_S$ , it is:

$$out_m = \begin{cases} p_{2[m/2]}(t_s), & m \text{ odd} \\ p_{1(m/2)}(t_s), & m \text{ even} \end{cases} \quad (m = 1..2N)$$
(12)

Such signals feed the block OS, which performs the same function as in (5). This way, the jitter measurement on  $o_{Rm}$  (m=1..2N) is encoded by a thermometer code. It is:

$$o_{Rm} = CK' \left( \frac{T_{CK}}{2} \pm J - \frac{m}{2} \tau \right) \Rightarrow o_{Rm} = \begin{cases} 0, & 1 \le m \le m_0 \\ 1, & m_0 \le m \le 2N' \end{cases}$$
(13)

where  $m_0$  is the order of the last  $o_{Rm}=0$ . According to (13) and Fig. 1(b), it is  $o_{Rm}=0$ , if the argument of CK' is greater than or equal to 0. The value of  $m_0$  can be obtained by equating the argument of CK' in (13) to 0. It is:

$$m_0 = \frac{2}{\tau} \left( \frac{T_{CK}}{2} \pm J \right) \tag{14}$$

The *Res* of our scheme in Fig. 4(a) can be expressed as the difference between the arguments of  $o_{Rm}$  and  $o_{R(m+1)}$ , when it is  $o_{Rm}=0$  and  $o_{R(m+1)}=1$ . From (13), it derives that:



Fig. 3. Schematic representation of the timing of signals VM and Rs.

$$Res = \left(\frac{T_{CK}}{2} \pm J - \frac{m}{2}\tau\right) - \left(\frac{T_{CK}}{2} \pm J - \frac{(m+1)}{2}\tau\right) = \frac{\tau}{2}.$$
 (15)

As expected, *Res* is equal to half the delay of a min-sized NOT. Therefore, the resolution of our measurement scheme can be scaled by properly adding a NOT chain to the scheme in Fig. 2(a), and by properly sizing their NOTs.

# C. Scheme with Resolution Higher than Half NOT Delay

Our approach can be scaled to achieve a resolution even higher than  $\tau/2$  by considering a number of NOT chains greater than 2.

Let us consider the general case of *n* chains. Chain 1 still consists of NOTs each with an delay equal to  $\tau$ . As for the remaining *n*-1 NOT chains, the first NOT of the *j*-th NOT chain (j=2..n) has a delay  $d_{j1} = (1+(j-1)/n)\tau$  (j=2..n), while all other NOTs have a delay equal to  $\tau$ .

By considering as output the alternated succession of the *n* NOT chain outputs (i.e.,  $p_{21}$ ,  $p_{31}$ , ...,  $p_{n1}$ ,  $p_{12}$ ,  $p_{22}$ ,  $p_{32}$ , ...,  $p_{n2}$ , etc.), any two following outputs will have a phase difference equal to  $\tau/n$ . The expressions of signals  $p_s$  and  $p_{ji}$  (*i*=1..*N*; *j*=1..*n*), as a function of time, are:

$$p_{S} = CK'(t - \tau),$$

$$p_{1i}(t) = \begin{cases} CK(t - (i + 1)\tau), & i \text{ odd} \\ CK'(t - (i + 1)\tau), & i \text{ even} \end{cases} (i = 1..N)$$

$$(16)$$

$$p_{ji}(t) = \begin{cases} CK'\left(t - \left(i + \frac{j-1}{n}\right)\tau\right), & i \text{ odd} \\ CK\left(t - \left(i + \frac{j-1}{n}\right)\tau\right), & i \text{ even} \end{cases} \quad (i = 1..N; \ j = 2..n)$$

Extending the function of the OS block (13) to the case of n NOT chains, the outputs  $o_{Rm}$  of the scheme with n NOT chains can be expressed as:

$$o_{Rm} = K' \left( \frac{T_{CK}}{2} \pm J - \frac{m}{n} \tau \right) \Rightarrow o_{Rm} = \begin{cases} 0, & \text{if } 1 \le m \le m_0 \\ 1, & \text{if } m_0 \le m \le n \times N \end{cases} (17)$$

where  $m_0$  is the order of the last  $o_{Rm}$  signal equal to 0, and can be expressed as:

$$m_0 = \frac{n}{\tau} \left( \frac{T_{CK}}{2} \pm J \right) \tag{18}$$

The resolution of our scheme with *n* NOT chains is given by the difference between the arguments of  $o_{Rm}$  and  $o_{R(m+1)}$ , when  $o_{Rm} = 0$  and  $o_{R(m+1)} = 1$ . From (18), it is:

$$Res = \left(\frac{T_{CK}}{2} \pm J - \frac{m}{n}\tau\right) - \left(\frac{T_{CK}}{2} \pm J - \frac{(m+1)}{n}\tau\right) = \frac{\tau}{n}$$
(19)



Fig. 4. (a) Block structure of our proposed scheme providing higher measurement resolution than that in Fig. 3; (b) representation of the signals produced at the outputs of its NOT chains.

The achievement of an increasingly higher resolution by augmenting the number of NOT chains is limited by the difficulty in controlling the NOT delays, due to PPV. To solve this issue, the NOT chains can be implemented by using balanced delay lines [26], or inverters whose delay can be calibrated after fabrication [27].

#### IV. IMPLEMENTATION AND VERIFICATION

Two possible implementations of our scheme to measure the *CK* high phase are here described. We consider a standard 65nm CMOS technology [28],  $V_{DD} = 1.1$ V, 3GHz clock frequency and two NOT chains (Fig. 4(a)). Particularly, first we introduce a possible implementation, in which we have designed all blocks required by our scheme (and introduced in Sect. III). Then we present a possible implementation reusing ring oscillators (ROs) usually present in high performance microprocessors for PPV measurement. Finally, we show some results of the HSPICE electrical level simulations that we have performed to verify the behavior of our scheme.

## A. Implementation Non Re-using Ring Oscillators

Let us consider the two NOT chains (Fig. 5(a)). In chain 1, all NOTs exhibit a delay  $\tau \cong 12$ ps; in chain 2, the first NOT has a delay equal to  $(1 + \frac{1}{2})\tau \cong 18$ ps, while all other NOTs have a delay  $\tau$ . Since each chain needs to cover  $T_{CK} (\cong 333$ ps), the number of NOTs within each chain is  $N = \int T_{CK} / \tau = 28$ .

As for MS and OS, their possible implementation is shown in Fig. 5(b). The inputs of MS ( $p_s$  and  $p_{ji}$  j=1..2; i=1..N) are connected to its outputs ( $out_s$  and  $out_m$  m=1..2N, respectively) through transfer gates (TG) driven by VM and VM'. This way, when VM=0, all TGs conduct and connect the outputs of the NOT chains to signals  $out_s$  and  $out_m$ . Instead, when VM flips to 1, all TGs are turned off, so that the outputs of the NOT chains are sampled. Signals  $out_s$  and  $out_m$  remain in a high impedance state, keeping latched the logic values till reset.

As for OS, it buffers the  $out_m$  (m=1..2N) signals and encodes them by a thermometer code on signals  $o_{Rm}$ . The sampled data must be maintained for one clock cycle only. Therefore, dynamic latches have been considered, rather than more costly static latches, in order to reduce implementation costs. When  $R_s$  is asserted, VM flips to 0, making all TGs conductive again. As a result, all signals  $o_{Rm}$  become equal to 1, thus removing the previous measurement results.

The outputs of the NOTs at the same level *i* (*i* = 1..*N*) within the *j*-th chain (*j* = 1, 2) present a phase difference of  $\tau/2 \approx 6$  ps. According to (15), this is also the resolution provided by our scheme. To compensate possible PPV occurring during



Fig. 5. Possible implementation of: (a) the NOT chains; (b) the MS and OS blocks.



Fig. 6. (a) Implementation of the considered NOTs with programmable delay; (b) Propagation delay variation in case of process parameter variations as a function of the program signals (A, B and C).

manufacturing, the inverter chains have been implemented by NOTs with a programmable delay [27], as shown in Fig. 6(a). By means of Monte Carlo simulations, we have evaluated the variations in the NOT delay due to PPV. The achieved results are reported in Fig. 6(b). We can observe that the variations of the NOT delay are within a range of approximately the  $\pm 20\%$ of its nominal value of 12ps. Fig. 6(b) also shows that, by properly setting to 1 the program signals (i.e., A, B and C) of the considered NOT, the delay of the NOT can be adjusted in order to compensate the variations due to PPV.

PPV may also imbalance the low-to-high and high-to-low transitions of the NOTs. However, we have verified this negligibly impacts the duty cycle of the clock (by less than 1%), whose jitter is being measured. This is due to the fact that the CK edges are inverted at each NOT of the chain, so that both CK edges propagate as low-to-high and high-to-low transitions. This way, even if the NOTs present different low-to-high and high-to-low transition times, the CK duty-cycle is negligibly impacted. The delay of the NOTs is also sensitive to voltage and temperature variations. Such a sensitivity may be reduced by employing one of the techniques that have been proposed in the literature for the on-chip compensation of voltage and temperature variations (e.g., that in [29]).

As for CB, Figs. 7(a) and 7(b) show an implementation of the circuits generating VM,  $R_s$  and their complemented signals. Signals VM and VM' should be fine-tuned in order to avoid any systematic error. Their delays can be equalized by considering the scheme in Fig. 7(a). Signal VM (VM') should flip to 1 (0) when  $p_s=p_{12}=1$ , and it should be kept at this value till reset. This can be obtained by exploiting signals *out<sub>s</sub>* and *out<sub>4</sub>* generated at the output of MS, that remain latched at the high logic value till reset. The reset signal  $R_s$  (and  $R_s$ ') is activated every other CK cycle, and may be implemented by the circuit in Fig. 8(b). The signal GR can be obtained by a standard divide-by-2 circuit [30].



Fig. 7. Possible implementation of circuits generating: (a) VM and VM'; (b)  $R_{\rm S}{}^{\prime}$  and  $R_{\rm S}{}.$ 

# B. Implementation Re-using Ring Oscillators

Our jitter measurement scheme can be implemented by reusing and properly modifying part of the ROs. This allows to further reduce the area overhead of our proposed scheme. In this regard, we refer to the PPV measurement strategy in [16]: it consists of many Functional Unit Blocks (FUBs), each composed by q ROs with K (usually equal to 99) NOTs. The FUB internal structure is shown in Fig. 8 [12]. The NOTs within each RO are equal to each other. Instead, the ROs within the same FUB are generally different to allow a more accurate measurement of PPV [16]. Some ROs consist of minimum sized NOTs, others are 2X, 3X, etc.

As an example, let us consider the re-use of two ROs, allowing us to achieve a measurement resolution equal to  $\tau/2$ . as shown in Fig. 9. The delay of each NOT chain should cover the whole  $T_{CK}$ , thus N=28 NOTs out of the 99 available are reused. We modified the FUB in Fig. 8 by connecting multiplexers M1 and M2 to the input of the NAND gates N1 and N2, respectively. This way, by externally acting on the control signal JT, our scheme can be easily set in either the PPV measurement mode (JT=1), or the clock jitter measurement mode (JT=0). Blocks MS, OS and CB in Fig. 9 are the same as in our implementation non re-using ROs. CK (CKd) must propagate through M1 (M2) and N1 (N2) before entering the NOT chain. As discussed in Section III, the jitter measure is sampled when  $p_s = p_{11} = 1$  and the CK falling edge arrives to the input of the first NOT of the upper RO, thus making it immune to PSN. As for the NOTs of the chains, we cannot implement them featuring a programmable delay to compensate PPV. However, by initially configuring the FUBs in the PPV measurement mode, we can determine the variation in the delay of the NOTs of the ROs over the nominal value. This makes it possible to correct possible clock jitter measurement errors induced by the presence of PPV.

# C. Verification

We show some of the results of the HSPICE simulations that we have performed to verify the behavior of our jitter measurement scheme, considering both the implementations in Sections IV.A and IV.B. The PSN has been modeled as described in Section III.A, with a peak value of 50% of V<sub>DD</sub>. We also account for the setup and hold times of the sampling circuits, whose values are:  $t_{set-up} \cong 2.2$  ps,  $t_{hold} \cong 10$  fs.

Our scheme non re-using ROs produces an output  $o_{Rm}$  as in (13). Thus, when no jitter affects *CK* (i.e., *J*=0), outputs  $o_{Rm}$  are encoded by a thermometer code with a number of zeros equal to  $m_0 = T_{CK}/\tau = 168$  ps/6ps = 28. Fig. 10 shows the simulation results considering the case with no jitter affecting the first measured *CK* high phase (*CK HP 1*), and a jitter of



Fig. 8. Internal structure of the FUBs in [12].



Fig. 9. Implementation of our jitter measurement scheme with two re-used ROs of the scheme in Fig. 9, for the case of  $Res = \tau/2$ .

7ps widening the secondly measured *CK* high phase (*CK HP* 2). As expected, when no jitter occurs (*CK HP 1*), while *VM*=1 (*Valid meas 1*) our scheme outputs a word encoded by the thermometer code with 28 zeros (i.e.,  $o_{Rm} = 0$  for  $1 \le m \le m_0=28$ ,  $o_{Rm} = 1$  for  $29 \le m \le 58$ ). Since we measure jitter as the difference in the number of zeros between the produced output and the one expected for the jitter-free case (equal to 28) multiplied by the resolution of our scheme (equal to 6ps), we correctly obtain a measurement of jitter equal to 0ps.

Instead, when for instance a jitter of J=7ps affects *CK* (*CK HP* 2), while *VM*=1 (*Valid meas* 2) our scheme outputs a word encoded by the thermometer code with 29 zeros (i.e.,  $o_{Rm} = 0$  for m = 1..29,  $o_{Rm} = 1$  for i = 30..58), thus resulting in a jitter measure equal to J=6ps, with 1ps measurement error. Therefore, our scheme is able to measure jitter with the expected resolution of 6ps, even in presence of PSN.

As for the implementation of our scheme reusing ROs, we have verified that: 1) the PPV measurement accuracy of the original FUB in [16] is not degraded; 2) the clock jitter measurement accuracy is the same as for the implementation of our scheme non re-using ROs.



Fig. 10. Simulation results for nominal values of electrical parameters, considering a power supply noise of 50% of  $V_{DD}$ .

As for point 1), we have compared the oscillation period of the ROs of the original FUB ( $T_{RO\_orig}$ ) with that of the ROs reused by our scheme for jitter measurements ( $T_{RO\_our}$ ), as a function of parameters  $V_{th}$  and  $T_{ox}$ . Figs. 11(a) and 11(b) show  $T_{RO\_orig}$  and  $T_{RO\_our}$ , as a function of  $V_{th}$  and  $T_{ox}$  variations ( $\Delta V_{th}$ and  $\Delta T_{ox}$ ) up to ±30% of their nominal values. As we can see, the relative difference between  $T_{RO\_our}$  and  $T_{RO\_orig}$  is always negligible, with 4% maximum increase with  $V_{th}$  variation, and 3% with  $T_{ox}$  variation. Similar results have been achieved for other process parameter variations. Therefore, the re-use of the ROs of the FUB in [16] to allow also clock jitter measurement does not impact the PPV measurement accuracy.

As for point 2), since all NOTs of the two re-used and modified ROs present a delay  $\tau$  of 12ps, our scheme should provide a clock jitter measurement resolution of  $Res = \tau/2 \cong$ 6ps. Fig. 12 shows the simulation results obtained for nominal values of electrical parameters and with a PSN of 50% of  $V_{DD}$ . The two cases of no clock jitter (CK HP 1), and clock with a jitter of 7ps widening the second measured CK high phase (CK HP 2) are depicted. As expected, with no jitter, while VM=1 (Valid meas 1) our scheme provides on  $o_{Rm}$  the same encoded word with 28 0s as for the implementation without re-using ROs. Analogously, the same results have been obtained considering a jitter of 7ps affecting the CK high phase (CK HP 2), with a word encoded by the thermometer code containing 29 0s. Therefore, our jitter measurement scheme implemented by re-using the ROs of the FUB is able to measure clock jitter with the same resolution as the scheme in Subsection IV.A.

#### V. COSTS AND COMPARISON

We have evaluated the costs of our proposed scheme, implemented with and without re-using ROs, in terms of additional area and power consumption. We have compared it to the schemes in [4, 14, 15]. Since neither implementation details, nor costs are reported in [13], it has not been considered for comparison.

As for [4, 14], they feature the same resolution as our approach implemented with one NOT chain, which for the considered 65nm CMOS technology is equal to 12ps.

ROs re-used by our schem

∆Vth (%)

(a)

Original ROs in [12]

2

our (ns)

T<sub>RO</sub>

orlg,

-30 -20 -10 0 10 20 30

For comparison purposes, the latches and logic gates of the

24

<sub>our</sub> (ns)

. T<sub>RO.</sub>

ortg,

TRO

-30

ROs re-used by our scheme

Original ROs in [12]

-10 0 10 20 30

ΔTox (%)

(b)



CK HP 1 Valid meas 1 CK HP 2 Valid meas 2 ск VМ Rs 0<sub>R1-R1</sub> 0<sub>R16</sub> 0<sub>R17</sub> 0.01 0<sub>R19</sub> O<sub>R2</sub> 0<sub>R21</sub> 0<sub>R22</sub> 0<sub>R23</sub> 0<sub>R24</sub> 0<sub>R26</sub> OR2 0<sub>R27</sub> 082 0<sub>R2</sub> 15

Fig. 12. Simulation results for nominal values of electrical parameters, considering a power supply noise of 50% of  $V_{DD}$ .

scheme in [4] have been implemented as the standard latch in [31], and minimum sized symmetric logic gates. The area of our scheme and [4] has been roughly estimated as the gate area of all transistors, while their power consumption has been evaluated by HSPICE simulations. As for [14], we considered the costs reported by the authors, which refer to a true implementation on a test chip with a 65nm CMOS technology.

The obtained results are reported in Table 1. As can be seen, when our scheme does not re-use the ROs of the FUBs, it allows a 40% reduction in both additional area and power over [4]. Compared to [14], our approach allows 99.7% additional area reduction. Instead, our scheme requires a power higher than [14] by 11% only, for an operating frequency 30 times higher (3GHz vs 100MHz).

On the other hand, when our approach is implemented by re-using the ROs of the FUBs, it allows 74% and 30% reduction in area and power consumption, respectively, over the approach in [4]. Compared to [14], in this case our approach allows a 99.9% reduction in area. Instead, as for power, it is 28% higher, for an operating frequency 30 times higher. The area reported for the scheme in [14] refers to a true implementation on a test chip, while for our scheme is a rough estimation of the gate area of all transistors. Nevertheless, since the area reduction allowed by our approach is very high, we can expect a favorable comparison also considering the costs of its implementation on a chip.

From Table 1, it can be noticed that by re-using the ROs of the FUBs to implement our jitter measurement scheme we obtain a considerable reduction of additional area over our scheme not re-using the ROs (approximately 55%). However, the re-use of ROs requires a limited increase in power consumption (approximately 15%), compared to the case with no ROs re-use. This is because our scheme with not re-used ROs is implemented with a NOT chain composed by only 29 NOTs (Section IV), while our scheme re-using the ROs employs all K=99 NOTs of the re-used RO.

| REDUCTIONS ( $\Delta(\%) = 100([4,14]-OUR)/[4,14])$ . |                                       |        |        |                  |        |      |  |
|-------------------------------------------------------|---------------------------------------|--------|--------|------------------|--------|------|--|
|                                                       | Additional<br>Area (µm <sup>2</sup> ) | ΔΑ (%) |        | Additional       | ΔP (%) |      |  |
|                                                       |                                       | [4]    | [B]    | Power (µW)       | [4]    | [B]  |  |
| Scheme in [4]                                         | 14.1                                  | -      | -      | 1048<br>(@3GHz)  | -      | -    |  |
| Scheme in [B]                                         | 2700                                  | -      | -      | 570<br>(@100MHz) | -      | -    |  |
| Our scheme<br>not re-using ROs                        | 8.3                                   | -41%   | -99.7% | 634<br>(@3GHz)   | -40%   | +11% |  |
| Our scheme<br>Re-using ROs                            | 3.7                                   | -74%   | -99.9% | 730<br>(@3GHz)   | -30%   | +28% |  |

TABLE 1 Area and Power Costs of the Compared Schemes, and Relative Reductions ( $\Delta(\%) = 100([4,14]-our)/[4,14])$ .

As for [15], it features the same resolution as our approach implemented with four NOT chains equal to 3ps for the considered 65nm CMOS technology. The results are reported in Table 2. We can see that, if our scheme does not re-use ROs, it allows a 94% reduction in additional area, while by reusing four ROs of the FUB, it allows a 97% area reduction.

Similarly to [14], the area reported for the scheme in [15] in Table 2 refers to a true implementation on a test chip. As before, since the area reduction allowed by our approach is very high, we can expect a favorable comparison also in the case of its implementation on a chip.

TABLE 2 Area and Power Costs of the Compared Schemes, and Relative Reductions ( $\Delta(\%) = 100([15]-our)/[15]$ ).

|                                                  | Additional Area ( $\mu m^2$ ) | ΔΑ (%) | Additional Power (µW) |
|--------------------------------------------------|-------------------------------|--------|-----------------------|
| Scheme in [A]                                    | 490                           | -      | N/A                   |
| Our scheme<br>not re-using ROs<br>(2 NOT chains) | 31                            | -94%   | 1525                  |
| Our scheme<br>Re-using ROs<br>(2 NOT chains)     | 12                            | -97%   | 1738                  |

#### VI. CONCLUSIONS

We have proposed an on-chip clock jitter measurement scheme for high performance microprocessors. The scheme enables in-situ jitter measurement during the test or debug phase. It allows to achieve very high and scalable measurement resolution and accuracy, despite the presence of power supply noise. We have shown that, when our scheme is implemented to feature the same resolution as the previous approach in [4], it allows a 40% reduction in both area and power consumption. Instead, compared to the approaches in [14, 15], our scheme requires a considerably lower area overhead, while featuring the same measurement resolution.

We have also shown that, for the case of microprocessors employing Ring Oscillators to measure process parameter variations, our jitter measurement scheme can be implemented by re-using part of the ROs, thus allowing a 55% reduction of additional area over our scheme not re-using the ROs.

#### REFERENCES

- S. Tam, S. Rusu, U. Desai, R. Kim, J. Zhang, and I. Young, "Clock Generation and Distribution for the First IA-64 Microprocessor," *IEEE J. of Solid State Circuits*, Vol. 35, No. 11, Nov. 2000, pp. 1545 – 1552.
- [2] C. Metra, D. Rossi, T. M. Mak, "Won't On-Chip Clock Calibration

Guarantee Performance Boost and Product Quality?," *IEEE Trans. on Computers*, Vol. 56, Issue 3, March 2007, pp. 415 – 428.

- [3] J.M. Cazeaux, M. Omaña, C. Metra, "Novel On-Chip Circuit for Jitter Testing in High-Speed PLLs," *IEEE Trans. on Inst. and Measurement*, Vol. 54, No. 5, pp.1779-1788, Oct. 2005.
- [4] R. Franch, P. Restle, N. James, W. Huott, J. Friedrich, R. Dixon, S. Weitzel, K. Van Goor, G. Salem, "On-Chip timing Uncertainty Measurements on IBM Microprocessors," in *Proc. of IEEE International Test Conference*, 2008, pp. 1-7.
- [5] C. Metra, L. Schiano, M. Favalli, "Concurrent Detection of Power Supply Noise," *IEEE Transactions on Reliability*, Vol. 52, Issue 4, pp. 469-475, Dec. 2003.
- [6] Application Note 1448-2, "Finding Sources of Jitter with Real-Time Jitter Analysis," Agilent Technologies.
- [7] M. Bhushan, A. Gattiker, M. Ketchen, K. Das, "Ring Oscillators for CMOS Process Tuning and Variability Control," *IEEE Transactions on Semiconductor Manufacturing*, Vol. 19, No 1, pp. 10-18, Feb. 2006.
- [8] N. A. Kurd, J. S. Barkatullah, R. O. Dizon, T. D. Fletcher, P.D. Madland, "A Multigigahertz Clocking Scheme for the Pentium 4 Microprocessor," *IEEE J. of Solid State Circuits*, 36(11), pp. 1647-1653, Nov. 2001.
- [9] M. Omaña, D. Rossi, C. Metra, "Fast and Low-Cost Clock Deskew Buffer", in Proc. of 19th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, 2004, pp. 202-210.
- [10] M. Omaña, D. Rossi, C. Metra, "Low Cost Scheme for On-Line Clock Skew Compensation", in *Proc. of 23rd IEEE VLSI Test Symposium*, 2005, pp. 90-95.
- [11] H.C. Lin, A. Chong, E. Chan, M. Soma, H. Haggag, J. Huard, J. Braatz, "CMOS Built-In Test Architecture for High-Speed Jitter Measurement," in *Proc. of IEEE International Test Conference*, 2003, pp. 646 – 652.
- [12] P. Dudek, S. Szczepanski, and J.V. Hatfield, "A High Resolution CMOS Time-to-Digital Converter Utilizing a Vernier Delay Line," *IEEE Transactions on Solid-State Circuits*, vol. 35, pp. 240-247, Feb. 2000.
- [13] H. Wang, W. Zhou, Z. Li, S. Qian, W. Jiang, C. Wang, "A Time and Frequency Measurement Method Based on Delay-Chain Technique," in *Proc. of IEEE Int'l Frequency Control Symp.*, 2008, pp. 484-486.
- [14] Ching-Che Chung, Wei-Jung Chu, "An all-digital on-chip jitter measurement circuit in 65nm CMOS technology," in Proc. of IEEE 2011 Int'l Symp. on VLSI Design, Automation and Test, 2011, pp. 1-4.
- [15] K. Niitsu, M. Sakurai, N. Harigai, T.J. Yamaguchi, H. Kobayashi, "CMOS Circuits to Measure Timing Jitter Using a Self-Referenced Clock and a Cascaded Time Difference Amplifier With Duty-Cycle Compensation," *IEEE Journal of Solid-State Circuits*, vol. 47, no. 11, pp. 2701-2710, Nov. 2012.
- [16] S. B. Samaan, "Parameter Variation Probing Technique," in U.S. Patent Number 6,535,013, 2003.
- [17] Z. Abuhamdeh, B. Hannagan, A. Crouch, J. Remmers, "A Production IR-Drop Screen on a Chip," *IEEE Design and Test of Computers*, May-June 2000, pp. 216 – 224.
- [18] C. Metra, M. Omaña, TM Mak, A. Rahman, S. Tam, "Novel On-Chip Clock Jitter Measurement Scheme For High Performance Microprocessors," in *Proc. of IEEE Int. Symp. on Defect and Fault Tolerance in VLSI Systems*, 2008, pp. 465 – 473.
- [19] M. Omaña, D. Giaffreda, C. Metra, TM Mak, S. Tam, A. Rahman, "On-Die Ring Oscillator Based Measurement Scheme for Process Parameter Variations and Clock Jitter," in *Proc. of IEEE Int. Symp. on Defect and Fault Tolerance in VLSI Systems*, 2010, pp. 265 – 272.
- [20] "Jitter Fundamentals,". Wavecrest Corporation, Eden Prairie, MN. Application Note. http://www.wavecrest.com.
- [21] T. J. Yamaguchi, M. Soma, D. Halter, R. Raina, J. Nissen, M. Ishida, "A method for measuring the cycle-to-cycle period jitter of high-frequency clock signals," in *Proc. IEEE VLSI Test Symp.*, 2001, pp. 102 – 110.
- [22] P. Heydari, M. Pedram, "Analysis of Jitter due to Power-Supply Noise in Phase-Locked Loops," in *Proc. of IEEE Conf. Custom Interated Circuits*, 2000, pp. 443 – 446.
- [23] D. Rossi, A. Muccio, A.K. Nieuwland, A. Katoch, C. Metra, "Impact of ECCs on simultaneously switching output noise for on-chip busses of high reliability systems," in Proceedings of 10th IEEE On-Line Testing Symposium, 2004, pp. 135-140.
- [24] Hai Lan ; Minghui Han ; R. Schmitt, "Modeling and measurement of supply noise induced jitter in a 12.8Gbps single-ended memory interface," in *Proc. of 2012 IEEE 21st Conference on Electrical Performance of Electronic Packaging and Systems*, 2012, pp. 43-46.
- [25] Siang Rui Chan, Fern Nee Tan, Rosmiwati Mohd-Mokhtar, "Simultaneous Switching Noise Impact to Signal Eye Diagram on High-

Speed I/O," in Proc. of IEEE 4th Asia Symposium on Quality Electronic Design, 2012, pp. 200-205.

- [26] R. Datta, G. Carpenter, K. Nowka, J. A. Abraham, "A Scheme for On-Chip Timing Characterization," in *Proc. of IEEE VLSI Test Symp.*, May 2006, pp. 24 – 29.
- [27] J. Dunning, G. Garcia, J. Lundberg, E. Nuckolls, "An All-Digital Phase-Locked Loop with 50-Cycle Lock Time Suitable for High-Performance Microprocessors," *IEEE J. of Solid-State Circuits*, vol. 30, no. 4, 1995, pp. 412 – 422.
- [28] Predictive Technology Model (PTM), http://ptm.asu.edu/
- [29] Y. Tsugita, K. Ueno, T. Asai, Y. Amemiya, T. Hirose, "On-Chip PVT Compensation Techniques for Low-Voltage CMOS Digital LSIs," in Proc. of IEEE Int'l Symp. on Circuits and Systems (ISCAS), 2009, pp. 1565 - 1568.
- [30] R. Chen, "High-speed CMOS frequency divider," *Elect. Letters*, Vol. 33, no. 22, October 1997, pp. 1864 1865.
- [31] N.H.E. Weste, K. Eshraghian, "Principles of CMOS VLSI Design: A System Pespective", Addison Wesley, 1993, Chapter 5, page 327, Figure 5.54 (b).



Martin Omaña received the degree in electronic engineering from the University of Buenos Aires in 2000. In 2002 he was awarded a MADESS grant and joined the University of Bologna, where he obtained the PhD in Electronic Engineering and Computer Science in 2005. He is currently a Post-Doctoral fellow at the same University. His research interests are in the field of fault modeling, on-line test, robust design, fault tolerance and photovoltaic systems.



Daniele Rossi received the degree in electronic engineering and the PhD degree in electronic engineering and computer science from the University of Bologna in 2001 and 2005, respectively. He is currently a Post-Doctoral fellow at the same University. His research interests include fault modeling and fault tolerance, focusing on coding techniques for fault-tolerance and low-power, signal integrity for communication infrastructures, robust design for soft error resiliency.



Daniele Giaffreda received the M.S. degree in electronic engineering from the University of Bologna, Italy in 2009. He is currently working as Ph.D. student at the Advanced Research Center on Electronic Systems for Information and Communication Technologies (ARCES) E. De Castro, University of Bologna, Bologna, Italy. His research interests include faults modelling and electrical simulations with particular emphasis on the silicon photovoltaic solar cell.



Cecilia Metra is a Professor in Electronics of the Univ. of Bologna. She is Vice-President for Technical and Conference Activities of the IEEE Computer Society (CS) for 2014, and member of the Board of Governors of the IEEE CS 2013-2015. Since 2013 she has been Editor-in-Chief of the IEEE CS on-line publication Computing Now. Her research interests are in the field of fault modeling, on-line test, robust design, fault tolerance, energy harvesting and photovoltaic systems. Cecilia Metra is an IEEE Fellow Member, and a Golden Core

Member of the IEEE CS.



TM is responsible for 2.5/3D test and DFT strategy at GLOBALFOUNDRIES. He was doing Test Research and Development at Intel when this paper was written. TM has over 30+ years of experience in microprocessor test, product development, design automation, research mentoring, and DFT. He was a graduate from HK Polytechnics University



Md Asifur Rahman is serving at Intel as Platform Debug Architect for Silicon Debug technology & research for the past 6 years. Prior to that he was actively designing circuits and performing simulation tasks for the state of the art processors for 12 additional years. Since 1997 Mr. Asif has been actively working in the forefront of microprocessor design at Intel and served as the lead designer for Floating Point Divider. He holds specific expertise for dense low leakage circuit design with extreme high speed operations including pseudo

asynchronous timing and power optimization. Mr Asif has been the author of 8 technical journals and conference papers, including International Test Conference (ITC) and ISTFA (international symposium of test & failure analysis). Mr Asif holds three US patents in the related fields of silicon debug & software integration and one international patent on solar technology. In 2002 Mr Asif invented the first optical logic recognition technology using 1064 nm emission light directly from silicon. This key invention changed the way silicon debug is done at Intel and later in the industry as well. In 2005 Asif invented industries first software integration engine that can connect multiple OS based CAD applications and data models with physical probing hardware. This is the current state of the art form for Silicon debug and hence his corporate role as debug solutions program manager. He is an adjunct faculty instructor at Portland State University and actively conduct university level research with interns from various US & Japan institution.



Simon Tam is a Senior Member of the IEEE. Prior to 2011, Simon was Senior Principal Engineer at Intel Corporation's Microprocessor Development Group engaged with the design of server microprocessors with special emphasis on high frequency clocking architecture and circuits. Before joining the Microprocessor Development Group, he was with the Intel Neural Network Group. He designed electrically programmable neural network chips using analog VLSI techniques and EEPROM technology. He was also with the Intel California Technology

Development Division engaged with the development of flash memory and EEPROM. Tam received the Ph.D., MS, and BS degrees all in electrical engineering and computer sciences from the University of California at Berkeley. He has been awarded 29 US patents, authored or co-authored 47 technical publications and authored 1 book chapter; all in the areas of microprocessor designs, non-volatile memory & neural network circuit technologies. Tam was a member of the Technical Program Committee of the 2007-to-2010 Symposium on VLSI Circuits and the 2009 Custom Integrated Circuit Conference.