Chapter title | A n-bit reconfigurable scalar quantiser |
---|
Authors | Cadenas, O. and Megson, G.M. |
---|
Editors | Brebner, G. and Woods, R. |
---|
Abstract | A reconfigurable scalar quantiser capable of accepting n-bit input data is presented. The data length n can be varied in the range 1... N-1 under partial-run time reconfiguration, p-RTR. Issues as improvement in throughput using this reconfigurable quantiser of p-RTR against RTR for data of variable length are considered. The quantiser design referred to as the priority quantiser PQ is then compared against a direct design of the quantiser DIQ. It is then evaluated that for practical quantiser sizes, PQ shows better area usage when both are targeted onto the same FPGA. Other benefits are also identified. |
---|
Book title | Field-Programmable Logic and Applications: 11th International Conference, FPL 2001 Belfast, Northern Ireland, UK, August 27-29, 2001: proceedings |
---|
Year | 2001 |
---|
Publisher | Springer |
---|
Publication dates |
---|
Published | 2001 |
---|
Place of publication | Berlin |
---|
Series | Lecture notes in computer science |
---|
ISBN | 9783540424994 |
---|
Digital Object Identifier (DOI) | https://doi.org/10.1007/3-540-44687-7_43 |
---|
Journal citation | (2147), pp. 420-429 |
---|