|Chapter title||A new structure for capacitor-mismatch-insensitive multiply-by-two amplification|
|Authors||Zare-Hoseini, H., Shoaei, O. and Kale, I.|
A new approach to achieve a switched-capacitor multiply-by-two gain-stage with reduced sensitivity to capacitors' mismatches is presented in this paper. It is based on sampling fully differential input signals onto both plates of the input capacitors rather than sampling onto one plate of the capacitors with the other tied to a reference. It uses one operational amplifier (op-amp) in two phases to produce the gain of two (/spl times/2). Comparing to the conventional multiply-by-two gain-stage, the mismatches between the capacitors has a much smaller influence on the accuracy of the gain of two (/spl times/2). Analytical and circuit-level analysis of the architecture and the conventional structure are presented using a generic 0.35/spl mu/m CMOS technology.
|Keywords||CMOS integrated circuits, analogue-digital conversion, network analysis, operational amplifiers, switched capacitor networks, 0.35 micron, CMOS technology, analog-to-digital converters, capacitor mismatch, circuit level analysis, input capacitors, multiply-by-two amplification, operational amplifier, switched capacitor|
|Book title||2006 IEEE International Symposium on Circuits and Systems. ISCAS 2006. Proceedings.|
|Place of publication||Los Alamitos, USA|
|Digital Object Identifier (DOI)||https://doi.org/10.1109/ISCAS.2006.1693724|