Title | A Novel Power Analysis Attack Resilient Adiabatic Logic without Charge Sharing |
---|
Authors | Raghav, H., Bartlett, V. and Kale, I. |
---|
Type | Conference paper |
---|
Abstract | In this paper, we propose a novel power analysis attack resilient adiabatic logic which, unlike existing secure adiabatic logic designs doesn’t require any charge sharing between the output nodes of the gates. The proposed logic also removes the non-adiabatic losses (NAL) during the evaluation phase of the power-clock. We investigate and compare our proposed and the existing secure adiabatic logic across a range of “power-clock” frequencies on the basis of percentage Normalized Energy Deviation (%NED), percentage Normalized Standard Deviation(%NSD) and average energy dissipation. The pre-layout and post-layout simulation results show that our proposed logic exhibits the least value of %NED and %NSD in comparison to the existing secure adiabatic logic designs at the frequency ranging from 1MHz to 100MHz. Also, our proposed logic consumes the lowest energy. |
---|
Keywords | power analysis attacks resilient; secure adiabatic logic; charge sharing; energy consumption; countermeasure |
---|
Year | 2017 |
---|
Conference | 23rd European Conference on Circuit Theory and Design (ECCTD) |
---|
Publisher | IEEE |
---|
Accepted author manuscript | |
---|
Publication dates |
---|
Published | 02 Nov 2017 |
---|
ISSN | 2474-9672 |
---|
Book title | Proceedings of the 23rd European Conference on Circuit Theory and Design, 4-6 September 2017, Catania, Italy |
---|
ISBN | 9781538639740 |
---|
Digital Object Identifier (DOI) | https://doi.org/10.1109/ECCTD.2017.8093262 |
---|
Web address (URL) | http://ieeexplore.ieee.org/document/8093262/ |
---|