Chapter title | Efficient implementation of digital filters using novel reconfiguaration multiplier blocks (REMB) |
---|
Authors | Demirsoy, S.S., Dempster, A.G. and Kale, I. |
---|
Abstract | Reconfigurable Multiplier Blocks (ReMB) offer significant complexity reductions in multiple constant multiplications in time-multiplexed digital filters. In this paper the ReMB technique is employed in the implementation of a half-band 32-tap FIR filter on both Xilinx Virtex FPGA and UMC 0.18micro m CMOS technologies. Reference designs have also been built by deploying standard time-multiplexed architectures and off-the-shelf Xilinx Core Generator system for the FPGA design. All designs are then compared for their area and delay figures. It is shown that, the ReMB technique can significantly reduce the area for the multiplier circuitry and the coefficient store, as well as reducing the delay. |
---|
Book title | Conference record of the Thirty-Eighth Asilomar Conference on Signals, Systems and Computers, 2004: November 7-10, 2004, Pacific Grove, California |
---|
Year | 2005 |
---|
Publisher | IEEE |
---|
Publication dates |
---|
Published | 2005 |
---|
Place of publication | Piscataway, N.J., USA |
---|
ISBN | 0780386221 |
---|
Digital Object Identifier (DOI) | https://doi.org/10.1109/ACSSC.2004.1399175 |
---|
File | |
---|
Journal citation | 1, pp. 461-464 |
---|
Event | Thirty-Eighth Asilomar Conference on Signals, Systems and Computers |
---|